

#### CCD207-40 Datasheet Back-illuminated 2-Phase IMO Series Electron-multiplying CCD Sensor

# Teledyne e2v

#### **MAIN FEATURES**

- Nominally 1632 x 1608 pixels each 16 µm square
- Full frame operation
- Two-phase Inverted Mode Operation
- Multiplication gain
- Back-illuminated
- Low-noise output circuits

### **OVERVIEW**

The CCD207-40 is a full frame sensor in the L3VisionTM range of products from e2v Technologies. This device uses a novel output amplifier circuit that is capable of operating at an equivalent output noise of less than one electron at pixel rates of over 15 MHz. The sensor converts photons to charge in the image area during the integration period, then transfers this charge into the readout register. Following transfer through the readout register, the charge is multiplied in the gain register before conversion to a voltage by an output amplifier. The sensor can also operate in inverted mode to suppress dark current, as this is now the dominant noise source (even at short integration times). This makes the sensor well suited to high readout rate imaging, particularly when the focal plane irradiance is low.

The CCD207-40 has 1632(H) x 1608(V) elements. Each element is 16 µm square. The image section is designed to operate in 2-phase mode, in order to achieve the highest parallel transfer frequency.

The CCD207-40 has two different output circuits. There is a large-signal (LS) higher-speed type output at the end of the gain register for when multiplication gain is employed, and a high-responsivity (HR) type output at the end of the normal register for normal CCD operation. Either amplifier can be powered-down by disconnecting the output drain bias (with the reset drain still biased and the reset gate held at dc high or low, or clocked as normal). Operation of the high gain mode is controlled by adjustment of the multiplication phase amplitude RØ2HV.

All the bond pads are at the bottom of the chip. Shielded elements are provided for dark reference purposes and for some positional tolerance in aligning a back-face light-shield

# **GENERAL DATA**

Whilst Teledyne e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. Teledyne e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.

Teledyne UK Limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU United Kingdom Teledyne UK Ltd. is a Teledyne Technologies company. Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492

Contact Teledyne e2v by e-mail: Enquiries@Teledyne-e2v.com or visit www.teledyne-e2v.com for global sales and operations centres.

Approved for public release: Teledyne e2v APPROVED (CM 5002896)

#### Format

| Active Image area                 | 26.11 mm x 25.73 mm |
|-----------------------------------|---------------------|
| Active pixels                     | 1632 (H) x 1608 (V) |
| Pixel size                        | 16 x 16 µm          |
| Total elements per line           | 1648                |
| Number of output amplifiers       | 2                   |
| Fill factor                       | 100%                |
| Additional dark reference columns | 16 + 16             |
| Additional over scan rows         | 4                   |
| Package (ceramics)                |                     |
| Overall dimensions                | 48.5 mm x 37.0 mm   |
| Number of pins                    | 38                  |
| Inter-pin spacing                 | 1.78 mm             |

# **ORDERING INFORMATION**

Part number CCD207-40-G-XYZ

Where G is the grade and XYZ is the build type.

e.g.

XYZ = C32 for a mid-band coating with shield for dark reference pixels. XYZ = G48 for uncoated, no shield for dark reference pixels.

# IMAGING PERFORMANCE

#### **TYPICAL PERFORMANCE SPECIFICATIONS**

- Device performance will be within the limits specified by Min and Max below, when operated at the recommended voltages, and unless specified otherwise at 3 MHz pixel rate.
- Parameters are given at 243 K.
- Where parameters are different in the normal and high gain mode, both are given.

| Parameters                                                                      | Min  | Typical | Max  | Units    | Notes |
|---------------------------------------------------------------------------------|------|---------|------|----------|-------|
| Output amplifier responsivity, HR amplifier (normal mode)<br>(see note 1)       | 4.4  | 5.2     | 6.0  | μV/e-    |       |
| Output amplifier responsivity, LS amplifier (normal mode) (see note 1)          | 0.8  | 1.1     | 1.4  | μV/e-    |       |
| Multiplication register gain, LS amplifier (high gain mode) (see notes 2 and 3) | 1    | 1000    | 2000 | -        |       |
| Peak signal - 2-phase IMO                                                       | 100k | 130k    | -    | e-/pixel |       |
| Charge handling capacity of readout register (see note 4)                       | 350k | 400k    |      | e-/pixel |       |
| Charge handling capacity of multiplication register (see note 4)                | -    | 800k    | -    | e-/pixel |       |
| Charge handling capacity of HR amplifier (see note 5)                           | -    | 300k    | -    | e-       |       |
| Charge handling capacity of LS amplifier (see note 5)                           | -    | 1.3M    | -    | e-       |       |
| Readout noise at 50 kHz with CDS, HR amplifier (normal mode) (see note 5)       |      | 3.5     | -    | e- rms   |       |
| Readout noise at 1 MHz with CDS, HR amplifier (normal mode) (see note 5)        | -    | 7.0     | -    | e- rms   |       |
| Amplifier reset noise (without CDS), HR amplifier (normal mode)(see note 5)     | -    | 50      | -    | e- rms   |       |
| Readout noise at 10 MHz with CDS, LS amplifier (normal mode)(see note 5)        | -    | 37      | -    | e- rms   |       |
| Amplifier reset noise (without CDS), LS amplifier (normal mode)(see note 5)     | -    | 100     | -    | e- rms   |       |
| Readout noise at 10 MHz (high gain mode) (see note 5)                           | -    | -       | < 1  | e- rms   |       |
| Pixel Rate Limit (settling to 1%), HR amplifier (see notes 5 and 6)             | -    | -       | 3    | MHz      |       |
| Pixel Rate Limit (settling to 5%), HR amplifier (see notes 5 and 6)             | -    | -       | 4.5  | MHz      |       |
| Pixel Rate Limit (settling to 1%), LS amplifier (see note 5 and 6)              | -    | -       | 13   | MHz      |       |
| Pixel Rate Limit (settling to 5%), LS amplifier (see note 5, 6 and 7)           | -    | -       | 20   | MHz      |       |
| Parallel transfer frequency Limit (see note 5)                                  | -    | -       | 40   | kHz      |       |

| Photo Response Non Uniformity (650nm broadband) (note<br>8) |   | 3                  |      | %        |  |
|-------------------------------------------------------------|---|--------------------|------|----------|--|
| Dark signal @ 293 K (see note 9)                            | - | 400                | 1600 | e-/pix/s |  |
| Dark signal non-uniformity (DSNU) at 293 K (see note 10)    | - | 90                 |      | e-/pix/s |  |
| Excess noise factor (see note 11)                           |   | √2                 |      |          |  |
| Charge Transfer Efficiency (see note 12)                    |   |                    |      |          |  |
| Parallel<br>Serial                                          |   | 99.9995<br>99.9995 |      | %<br>%   |  |

#### Notes

- Note 1. All tests are at a pixel rate of 1MHz, except the noise test.
- Note 2. The variation of gain with  $R\phi$ 2HV at different temperatures is shown in Fig. 1.
- Note 3. Some increase of R\u00e92HV may be required throughout life to maintain gain performance. Adjustment of R\u00e92HV should be limited to the maximum specified under Operating Conditions.
- Note 4. When multiplication gain is used and clock timings optimized, a linear response of output signal with input signal of better than 3% is achieved for output signals up to 400 ke- typically.
- Note 5. These values are inferred by design.
- Note 6. The quoted maximum frequencies assume a 20pF load and correlated double sampling.
- Note 7. This max pixel rate limit refers to that set by the output amplifier. The multiplication register has only been assessed up to 15MHz. Operation up to 20MHz cannot be guaranteed
- Note 8. Photo Response Non-Uniformity (PRNU) is defined as the local 1σ variation in photo response to flat field illumination. Any pixels classed as dark defects at high light level are omitted from the analysis.
- Note 9. The quoted dark signal has the usual temperature dependence for inverted mode operation. There will also be a component generated during readout through the register, with non-inverted mode temperature dependence. Clock induced charge is only weakly temperature dependent, is independent of integration time, and depends on the operating biases and timings employed. It is typically 0.05 e- / pixel/frame at T = 55 °C. For more information, refer to the technical note "Dark Signal and Clock-Induced Charge in L3Vision<sup>™</sup> CCD Sensors
- Note 10. DSNU is defined as the  $1\sigma$  variation of the dark signal.
- Note 11. The excess noise factor is defined as the factor by which the multiplication process increases the shot noise on the image when multiplication gain is used.
- Note 12. CTE is the fraction of charge stored in a CCD element that is transferred to the adjacent element by a single clock cycle. The charge not transferred remains in the original element, possibly in trapping states and may possibly be released into later elements. The value of CTE is not constant but varies with signal size, temperature and clock frequency.

#### DEVICE COSMETIC PERFORMANCE

- Grade 1 devices are supplied to the blemish specification shown below.
- Incorrect biasing of the device may result in spurious dark or white blemishes appearing. These will be eliminated if the biases are adjusted.

#### **TEST CONDITIONS**

- Devices run at 1 MHz readout rate in 2-phase inverted mode
- Device temperature 253K.

| Bright Defect in<br>Darkness       | A Bright Defect in Darkness is defined as any pixel whose mean response in darkness exceeds 100 times the specification for maximum dark signal at the test temperature. This corresponds to a response of 280 electrons/pixel/second at the -20°C test temperature.                                     |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bright Column in<br>Darkness       | A Bright Column in Darkness is defined as 9 or more consecutive pixels in any column, whose mean response in darkness exceeds 10 times the specification for the maximum dark signal at the test temperature. This corresponds to a response of 28 electrons/pixel/second at the -20°C test temperature. |
| Dark Defect                        | A Dark Defect at high light level is defined as any pixel whose mean photo response is less than 80% of the local mean at a signal level of approximately 50% of image full well capacity.                                                                                                               |
| Dark Column at<br>high light level | A Dark Column at high light level is defined as any column containing 9 or more (not necessarily consecutive) dark defects at high light level.                                                                                                                                                          |

| Type of Defect                   | Grade 1<br>CCD207-40 |  |  |
|----------------------------------|----------------------|--|--|
| Bright Defects in Darkness       | ≤80                  |  |  |
| Dark Defects at High Light Level | ≤80                  |  |  |
| Dark Columns at High Light Level |                      |  |  |
| Bright Columns in Darkness       | ≤4 (10tal)           |  |  |

# Figure 1: TYPICAL VARIATION OF MULTIPLICATION GAIN WITH R $\phi$ 2HV AT DIFFERENT TEMPERATURES



Figure 2: TYPICAL VARIATION OF DARK SIGNAL WITH TEMPERATURE





#### Figure 3: TYPICAL SPECTRAL RESPONSE (no window, T = -20°C)

#### ESD HANDLING PROCEDURES

CCD sensors, in common with most high-performance IC devices, are static sensitive. In certain cases, a static electricity discharge may destroy or irreversibly degrade the device. Accordingly, full anti-static handling precautions should be taken whenever using a CCD sensor or module. These include:

- Working at a fully grounded workbench.
- Operator wearing a grounded wrist strap.
- All receiving socket pins to be positively grounded.
- Unattended CCDs should not be left out of their conducting foam or socket.

All devices are provided with internal protection circuits to most gate electrodes but not to the other pins. Evidence of incorrect handling will terminate the warranty.

#### **EXPOSURE TO RADIATION**

Exposure to radiation may irreversibly damage the device and result in degradation of performance. Users wishing to operate the device in a radiation environment are advised to consult e2v technologies.

#### **POWER UP / POWER DOWN**

When powering the device up or down, it is critical that any specified maximum rating is not exceeded. Specifically, the voltage for the amplifier and dump drains must never be taken negative with respect to the substrate. Hence, if the substrate is to be operated at a positive voltage (e.g. to minimize dark current) then the drive electronics should have a switch-on sequence which powers up all the drains to their positive voltages before the substrate voltage starts to increase from zero. Similarly, for powering down, the substrate must be taken to zero voltage before the drains.

It is also important to ensure that excess currents do not flow in the OS pins. Such currents could arise from rapid charging of a signal coupling capacitor or from an incorrectly biased dc coupled preamplifier

# Connections, Typical Voltages and Absolute Maximum ratings

| PIN        | CONNECTION | DESCRIPTION                         | Clock Amplitude or DC Level<br>(V) see Note 13 |             |                  | MAX RATING<br>with respect to VSS |
|------------|------------|-------------------------------------|------------------------------------------------|-------------|------------------|-----------------------------------|
| 4          | <u> </u>   | Substrata                           |                                                |             |                  |                                   |
| 1          | 33         | Substrate                           | 0                                              | +4.5        | +/               | N/A                               |
| 2          |            | Reset Drain                         | +15                                            | +18<br>+ 20 | +20              | - U.3 IO +25                      |
| 3          |            | Output Drain (LS Amplifier)         | 25                                             | +30         | +32              | - 0.3 to +32                      |
| 4          | OSH        | Output Source (HR Amplifier)        | See note                                       | es 15, 16   | & 17             | - 0.3 to +25                      |
| 5          | OSL        | Output Source (LS Amplifier)        |                                                |             | _                | - 0.3 to +25                      |
| 6          | OGH        | Output Gate                         | +1                                             | +3          | +5               | ±20                               |
| 7          | φR         | Reset Pulse High                    | (note14)                                       | +11         | (note14)         | ±20                               |
|            |            | Reset Pulse Low                     | -                                              | 0           | _                |                                   |
| 8          | Rø3        | Register Clock High                 | +8                                             | +10         | +13              | ±20                               |
|            |            | Register Clock Low                  | _                                              | 0           | —                |                                   |
| 9          | Rø1        | Register Clock High                 | +8                                             | +10         | +13              | ±20                               |
|            |            | Register Clock Low                  | _                                              | 0           | _                |                                   |
| 10         | Rø2HV      | Multiplication Register Clock<br>Hi | +8                                             | +40         | +48<br>(note 3)  | - 20 to +48                       |
|            |            | Multiplication Register Clock<br>Lo | 0                                              | +4          | +5               |                                   |
| 11         | Rø2        | Register Clock High                 | +8                                             | +10         | +13              | ±20                               |
|            |            | Register Clock Low                  | _                                              | 0           | _                |                                   |
| 12         | RøDC       | Multiplication Register DC<br>Bias  | +1                                             | +3.5        | +5               | ±20                               |
| 13         | N/C        |                                     | _                                              | _           | _                | N/A                               |
| 14         | OGL        | Output Gate                         | +1                                             | +3          | +5               | ±20                               |
| 15         | N/C        | ·                                   | _                                              | _           | _                | N/A                               |
| 16         | N/C        |                                     | _                                              | _           | _                | N/A                               |
| 17         | ODH        | Output Drain (HR Amplifier)         | +25                                            | +29         | +32              | - 0.3 to +32                      |
| 18         | RDH        | Reset Drain                         | +15                                            | +18         | +20              | - 0.3 to +25                      |
| 19         | SS         | Substrate                           | 0                                              | +4.5        | +7               | N/A                               |
| 20         | SS         | Substrate                           | 0                                              | +4.5        | +7               | N/A                               |
| 21         | N/C        |                                     | _                                              | _           | _                | N/A                               |
| 22         | N/C        |                                     | _                                              | _           | _                | N/A                               |
| 23         | N/C        |                                     | _                                              | _           | _                | N/A                               |
| 24         | N/C        |                                     | _                                              | _           | _                | N/A                               |
| 25         | IG         | Isolation Gate                      | -                                              | -5          | 0                | +20                               |
| 26         | DG         | Dump Gate High                      | +7                                             | +12         | +13              | +20                               |
| 20         |            | Dump Gate Low                       | _                                              | 0           | _                | V                                 |
| 27         | 143        | Image Clock High                    | +5                                             | +7          | +9               | +20                               |
| 21         | ΙψΟ        | Image Clock Low                     | -6                                             | -5          | -1               | ±20                               |
| 20         | 141        |                                     | -0                                             | -5          | - <del>-</del> + | <b>⊥</b> 20                       |
| 20         | Ιφι        |                                     | +5                                             | ±1          | +9<br>4          | ±20                               |
| 20         | <u>ee</u>  | Indge Glock LOW                     | -0                                             | -5          | -4               |                                   |
| 29         | 33         |                                     | 0                                              | +4.5        | +/               | N/A                               |
| 30         | Ιφ2        | Image Clock High                    | +5                                             | +/          | +9               | ±20                               |
| <b>C</b> : |            | Image Clock Low                     | -6                                             | -5          | -4               |                                   |
| 31         | Ιφ4        | Image Clock High                    | +5                                             | +7          | +9               | ±20                               |
|            |            | Image Clock Low                     | -6                                             | -5          | -4               |                                   |
| 32         | DD         | Dump Drain                          | +20                                            | +24         | 25               | - 0.3 to +25                      |

| 33 | ABD   | Anti-blooming Drain | +10 | +18  | +20 | - 0.3 to +25 |
|----|-------|---------------------|-----|------|-----|--------------|
| 34 | N / C |                     | _   | -    | _   | N/A          |
| 35 | N / C |                     | _   | —    | _   | N/A          |
| 36 | N / C |                     | _   | -    | _   | N/A          |
| 37 | N / C |                     | -   | _    | _   | N/A          |
| 38 | SS    | Substrate           | 0   | +4.5 | +7  | N/A          |

#### NOTES

- Note 13. All operating voltages are with respect to readout clock low level (nominally 0V). To ensure correct device operation, the drive circuitry must be designed so that any value in the range Min to Max can be set.
- Note 14.  $\phi R$  high level may be adjusted in common with  $R\phi$  1,2,3.
- Note 15. The current through these pins must not exceed 20mA. Permanent damage may result if OS experiences short circuit conditions, even momentarily. Do not connect to a voltage supply, but use a current source or external load : HR amplifier: ~5mA or ~5kohm, LS amplifier: ~7.5mA or ~3k3ohm.
- Note 16. The quiescent voltage on OS will be ~6-8 volts above the reset drain voltage and is typically 24V. The dc restoration circuitry is activated by an internal connection from the last parallel transfer phase (IØ4). The on-chip amplifier power dissipation is approximately 30 mW for the HR amplifier and 50 mW for the LS amplifier.
- Note 17. Between the two amplifiers, common connections are made to the reset gates ( $\phi$ R), reset drains (RD) and output gates (OG).

#### Maximum voltages between pairs of pins:

| PIN    | CONNECTION             | PIN | CONNECTION | MIN(V) | MAX(V) |
|--------|------------------------|-----|------------|--------|--------|
| 19     | Rø2HV                  | 18  | RøDC       | -20    | +48    |
| 19     | Rø2HV                  | 27  | Rø3        | -20    | +48    |
| Maxima | Output transistar auro |     |            |        |        |

Maximum Output transistor current 20mA

#### **Output Amplifiers**

| Parameter                      | CCD207-40      | Unit |
|--------------------------------|----------------|------|
| Output Impedance, HR amplifier | 400            | Ω    |
| Output Impedance, LS amplifier | 350            | Ω    |
| External Load, HR amplifier    | 5 mA or 5kΩ    |      |
| External Load, LS amplifier    | 7.5 mA or 3k3Ω |      |

#### **DRIVE PULSE WAVEFORM SPECIFICATION**

The device is of a 4-phase construction, designed to operate in 2-phase inverted mode. This is achieved by applying common timings to phases  $I\phi$  and  $I\phi2$ , and phases  $I\phi3$  and  $I\phi4$  of the image section. Suggested timing diagrams are shown in Figs. 4 – 12. Factory tests are performed at 1MHz pixel rates. Parameters shown in the table are for nominal rates up to 15MHz

The following are suggested pulse rise and fall times.

| CLOCK PULSE | TYPICAL RISE TIME t (ns) | TYPICAL FALL TIME t<br>(ns) | TYPICAL PULSE OVERLAP |
|-------------|--------------------------|-----------------------------|-----------------------|
| lø1         | 140 < t < 200            | 140 < t < 200               | @90% points           |
| Rø1         | 10                       | 10                          | @70% points           |
| Rø2         | 10                       | 10                          | @70% points           |
| Rø3         | 10                       | 10                          | @70% points           |
| Rø2HV       | 25                       | 25                          | see note 18           |

Sine

#### NOTES

- Note 18. Register clock pulses are as shown in Figs. 5 and 6.
- Note 19. An example clocking scheme is shown in Fig. 5. Rφ2HV can also be operated with a normal clock pulse, as shown in Fig. 6. The requirement for successful clocking is that Rφ2HV reaches its maximum amplitude before Rφ1 goes low.

#### **ELECTRICAL INTERFACE CHARACTERISTICS**

#### ELECTRODE CAPACITANCES AT MID CLOCK LEVELS

| Connection    | Capacitance to SS | Inter-phase<br>Capacitances | Total<br>Capacitance | Resistance | тр = RC |
|---------------|-------------------|-----------------------------|----------------------|------------|---------|
| IØ1           | 8.8 nF            | 7.2 nF                      | 23.2 nF              | ~22 Ω      | ~ 510ns |
| IØ2           | 14.8 nF           | 7.2 nF                      | 29.2 nF              | ~17 Ω      | ~ 510ns |
| IØ3           | 8.8 nF            | 7.2 nF                      | 23.2 nF              | ~22 Ω      | ~ 510ns |
| IØ4           | 14.8 nF           | 7.2 nF                      | 29.2 nF              | ~17 Ω      | ~ 510ns |
|               |                   | Min                         | Тур                  | Max        | Unit    |
| Row Shift Per | iod (2-phase)     | 25                          | 50                   |            | μS      |
| IØ & SØ Puls  | e overlap         |                             | 1.5                  |            | μS      |

| Connection                                 | Capacitance<br>to SS                | Inter-phase<br>Capacitances | Total<br>Capacitance | Units |
|--------------------------------------------|-------------------------------------|-----------------------------|----------------------|-------|
| ELECTRODE CAPACITANCES AT MID CLOCK LEVELS |                                     |                             |                      |       |
| RØ1                                        | 80                                  |                             | 213                  | pF    |
| RØ2                                        | 56                                  |                             | 151                  | pF    |
| RØ3                                        | 104                                 |                             | 201                  | pF    |
| RØDC                                       | 48                                  |                             | 66                   | pF    |
| RØ2HV                                      | 14                                  |                             | 30                   | pF    |
| RØ1-RØ2                                    |                                     | 63                          |                      | pF    |
| RØ1-RØ3                                    |                                     | 65                          |                      | pF    |
| RØ2-RØ3                                    |                                     | 32                          |                      | pF    |
| RØ1-RØDC                                   |                                     | 5                           |                      | pF    |
| RØ3-RØ2HV                                  |                                     | 3                           |                      | pF    |
| RØ2HV-RØDC                                 |                                     | 13                          |                      | pF    |
| SERIES RESISTANCES                         |                                     |                             |                      |       |
| Connection                                 | Approximate Total Series Resistance |                             |                      |       |
| Rø1                                        |                                     | 8                           |                      | Ω     |
| Rø2                                        |                                     | 8                           |                      | Ω     |
| Rø3                                        |                                     | 8                           |                      | Ω     |
| Rø2HV                                      |                                     | 8                           |                      | Ω     |





### Figure 5: CLOCKING SCHEME FOR MULTIPLICATION GAIN (sinusoidal RØ2HV pulse)



# Figure 6: CLOCKING SCHEME FOR MULTIPLICATION GAIN



### Figure 7: RESET PULSE



# Figure 8: PULSE AND OUTPUT TIMING



#### Figure 9: EXAMPLE FRAME TIMING DIAGRAM



#### NOTES

Note 20. For lowest noise, it is preferable to switch off the RØ2HV clock during long integration periods. Particular care is needed in the design of HV clock buffers when feedback circuitry is employed to achieve amplitude control. If the sequence of clock pulses is interrupted, the circuit design must ensure that the amplitude of the first few pulses after clocking re-starts is not excessive. If in doubt, the RØ2HV clock should remain continuous as shown.

# Figure 10: EXAMPLE FRAME TIMING DIAGRAM, Full Vertical Binning, Readout Through L3 Port



This clocking scheme illustrates the pipeline delay inherent in the device when multiplication gain is employed. This is a consequence of the path that charge packets must take in passing from the image area to the readout node. A total of (1632 + 1112 + 536+16) pixel clock cycles are required before the last pixel following a particular line transfer is read out. This is exactly two line readout cycles, each consisting of 1648 pixel cycles.



The clocking scheme can be further explained by referring to each of the RØ burst in the diagram. RØ burst1 is to clear the register. It reads out the elements adjacent to the port, and shifts the elements adjacent to the image area into the pipeline, leaving space for a fresh set, which is transferred by the first line transfer. The second RØ burst reads the rest of the charge clear pixels and clears the pipeline. Subsequent line transfers transfer the signal charge resulting from the integration time into the first 1632 register elements, resulting in 100% vertical binning. RØ burst3 shifts these elements into the pipeline. RØ burst4 reads the binned image out.

© Teledyne UK Limited 2023

Figure 11: EXAMPLE LINE TIMING DIAGRAM (Operation through OSL / LS Port - see note)



#### NOTES

Note 21. To operate through the OSH output amplifier, the RØ 1 and RØ 2 waveforms should be interchanged.

# Figure 12: OPERATION OF THE DUMP GATE TO DUMP n LINES OF UNWANTED DATA FROM THE STANDARD REGISTER





© Teledyne UK Limited 2023



#### Figure 15: LINE OUTPUT FORMAT (for Example Line Timing Figure 11)

#### Read Out Through Conventional (HR) Port



#### Read Out Through L3 (LS) Port (after two frame flush)



#### NOTES

Note 22. the first and last elements of both the overscan and active groups should not be used for critical measurements.

# HEALTH AND SAFETY HAZARDS

Teledyne e2v devices are safe to handle and operate, provided that the relevant precautions stated herein are observed. Teledyne e2v does not accept responsibility for damage or injury resulting from the use of devices it produces. Equipment manufacturers and users must ensure that adequate precautions are taken. Appropriate warning labels and notices must be provided on equipment incorporating Teledyne e2v devices and in operating manuals.

#### **Operating Conditions**

Devices are tested at -20°C but may be operated at -100°C. Maximum cooling rate: 5°C per min.

Intended for low light level use. Do not operate at high light level for extended periods





#### **OUTLINE DRAWINGS**

All dimensions shown in mm. Dimensions without limits are nominal.

#### **GEOMETRY**



#### FIGURE 16: PACKAGE OUTLINE (Tolerances are by design and not verified on each part)

The device is mounted in an aluminium oxide ceramic package with a temporary window. In addition to the traditional DIL pins, external bond pads will be available for the user to connect via wire bonds. However, e2v can give no guarantees as to the reliability of the customer applied wire bonds.